Bardizbanyan A, Andersson O, Rodrigues J, Larsson-Edefors P (2016)
Publication Type: Conference contribution
Publication year: 2016
Publisher: Institute of Electrical and Electronics Engineers Inc.
Pages Range: 376-379
Conference Proceedings Title: 2016 IEEE International Conference on Electronics, Circuits and Systems, ICECS 2016
Event location: Monte Carlo, MCO
ISBN: 9781509061136
DOI: 10.1109/ICECS.2016.7841211
Wide-VDD-range processors offer high energy efficiency for varying embedded workloads. But reducing the VDD of the cache as aggressively as the VDD of the CPU logic is not straightforward, since standard 6T SRAMs cease to operate at lower VDDs. We implement a data and instruction filter cache, using logic cells located in the CPU VDD domain, to permit the level-1 (L1) cache to be reliably powered at a higher SRAM VDD. On top of eliminating many energy-wasting L1 cache accesses, the filter cache reduces the total number of executed cycles. Furthermore, the filter cache can be reconfigured as CPU VDD is reduced, to filter out an increasing proportion of cache accesses. We evaluate our approach using a 65-nm 1.2-V low-leakage CMOS process, with a minimal CPU and SRAM VDD of 0.4 and 0.95 V, respectively. Assuming 16kB+16kB L1 caches and 256B+256B filter caches, introducing the filter cache reduces the total cache access energy by 71% at 1.2 V and 87% at 0.4 V at an area overhead which is 13% of the L1 cache area.
APA:
Bardizbanyan, A., Andersson, O., Rodrigues, J., & Larsson-Edefors, P. (2016). Logic filter cache for wide-VDD-range processors. In 2016 IEEE International Conference on Electronics, Circuits and Systems, ICECS 2016 (pp. 376-379). Monte Carlo, MCO: Institute of Electrical and Electronics Engineers Inc..
MLA:
Bardizbanyan, Alen, et al. "Logic filter cache for wide-VDD-range processors." Proceedings of the 23rd IEEE International Conference on Electronics, Circuits and Systems, ICECS 2016, Monte Carlo, MCO Institute of Electrical and Electronics Engineers Inc., 2016. 376-379.
BibTeX: Download