Evaluation of CGRA Toolchains

Walter D, Halm M, Seidel D, Ghosh I, Heidorn C, Hannig F, Teich J (2025)


Publication Type: Conference contribution, other

Publication year: 2025

Event location: Lyon FR

Abstract

Increasing demands for computing power also propel the need for energy-efficient SoC accelerator architectures.
One class for such accelerators are so-called processor arrays, which typically integrate a two-dimensional mesh of interconnected processing elements~(PEs).
Such arrays are specifically designed to accelerate the execution of multidimensional nested loops by exploiting the intrinsic parallelism of such loops.
Coarse-grained reconfigurable arrays~(CGRAs) belong to this class of accelerator architectures.
In this work, we analyze four toolchains for mapping loop programs onto CGRAs and compare the resulting mappings wrt. performance, i.e., latency.
While most toolchains succeed in simpler kernels like general matrix multiplication, some struggle to find valid mappings for more complex loops like a triangular solver.
Furthermore, we observe that the considered CGRA mappers generally tend to underutilize the available PEs. 

Authors with CRIS profile

How to cite

APA:

Walter, D., Halm, M., Seidel, D., Ghosh, I., Heidorn, C., Hannig, F., & Teich, J. (2025). Evaluation of CGRA Toolchains. In Proceedings of the OSSMPIC2025, 1st workshop on Open Source Solutions for Massively Parallel Integrated Circuits. Lyon, FR.

MLA:

Walter, Dominik, et al. "Evaluation of CGRA Toolchains." Proceedings of the OSSMPIC2025, 1st workshop on Open Source Solutions for Massively Parallel Integrated Circuits, Lyon 2025.

BibTeX: Download