Optimum Transistor Sizing for Low-Power Subthreshold Standard Cell Designs

Grimminger F, Fischer G, Weigel R, Kissinger D (2012)


Publication Type: Conference contribution

Publication year: 2012

Publisher: IEEE

Pages Range: 151-153

Conference Proceedings Title: International Semiconductor Conference Dresden Grenoble

Event location: Grenoble

DOI: 10.1109/ISCDG.2012.6360033

Abstract

This paper presents a simple method for standard cell optimization in the subthreshold regime. Through proper dimensioning of the transistor length and width an improved symmetric propagation delay and a reduction in dynamic power consumption compared to conventional CMOS standard cell implementations is achieved. The performance of the presented cells has been verified using logic gate arrays and ring oscillators with high number of stages. The measurement results reasonably agree with simulation data.

Authors with CRIS profile

How to cite

APA:

Grimminger, F., Fischer, G., Weigel, R., & Kissinger, D. (2012). Optimum Transistor Sizing for Low-Power Subthreshold Standard Cell Designs. In International Semiconductor Conference Dresden Grenoble (pp. 151-153). Grenoble: IEEE.

MLA:

Grimminger, Florian, et al. "Optimum Transistor Sizing for Low-Power Subthreshold Standard Cell Designs." Proceedings of the International Semiconductor Conference Dresden Grenoble, Grenoble IEEE, 2012. 151-153.

BibTeX: Download