Methods for Low Insertion Loss RF Switches with Increased Power Handling Capability in 65nm CMOS

Rascher J, Pinarello S, Müller JE, Fischer G, Weigel R (2011)


Publication Type: Conference contribution

Publication year: 2011

Pages Range: 1897-1900

Conference Proceedings Title: Asia-Pacific Microwave Conference 2011 (APMC 2011)

Event location: Melbourne, Australia

Abstract

This work reports on methods and dependencies for the design of low insertion loss single pole single throw (SPST) switches in 65nm CMOS with triple well transistors. Two different switch types are investigated and implemented. The series switch has less than 1dB insertion loss at 1.8GHz and a 1dB input compression point (P1dB) of 28.8dBm. The shunt switch has less than 0.4dB insertion loss at 1.8GHz and a P1dB of 29.1dBm. Isolation of the series and shunt switches at 1.8GHz is better than 21dB and 20dB, respectively. By applying a resistive body floating technique low insertion loss and increased power handling capability are achieved. At the shunt switch negative gate bias is adopted for improved P1dB. At the series switch a method is implemented to boost the DC voltage level at source/ drain nodes of transistors for improved power handling capability in off state without additional circuitry or any DC power consumption. The combination of these methods andan additional DC voltage in on state increases power handling capability in both states of the switch.

Authors with CRIS profile

How to cite

APA:

Rascher, J., Pinarello, S., Müller, J.-E., Fischer, G., & Weigel, R. (2011). Methods for Low Insertion Loss RF Switches with Increased Power Handling Capability in 65nm CMOS. In Asia-Pacific Microwave Conference 2011 (APMC 2011) (pp. 1897-1900). Melbourne, Australia.

MLA:

Rascher, Jochen, et al. "Methods for Low Insertion Loss RF Switches with Increased Power Handling Capability in 65nm CMOS." Proceedings of the Asia-Pacific Microwave Conference 2011 (APMC 2011), Melbourne, Australia 2011. 1897-1900.

BibTeX: Download