Kissler D, Strawetz A, Hannig F, Teich J (2009)
Publication Type: Journal article
Publication year: 2009
Publisher: American Scientific Publishers
Book Volume: 5
Pages Range: 96-105
Journal Issue: 1
Coarse-grained reconfigurable architectures deliver high performance and energy efficiency for computationally intensive applications like mobile multimedia and wireless communication. This work deals with the aspect of power-efficient dynamic reconfiguration control techniques in such architectures. Proper clock domain partitioning with custom clock gating combined with automatic clock gating resulted in a 38% total power reduction. This is more than a threefold as compared to the single clock gating techniques applied separately. One of the corresponding case study applications with 0.064 milliwatts per megahertz and 124 million operations per second per milliwatt power efficiency outperforms the major coarse-grained and general purpose embedded processor architectures by a factor of 1.7 to 28. Copyright © 2009 American Scientific Publishers All rights reserved Printed in the United States of America.
APA:
Kissler, D., Strawetz, A., Hannig, F., & Teich, J. (2009). Power-efficient Reconfiguration Control in Coarse-grained Dynamically Reconfigurable Architectures. Journal of Low Power Electronics, 5(1), 96-105. https://doi.org/10.1166/jolpe.2009.1008
MLA:
Kissler, Dmitrij, et al. "Power-efficient Reconfiguration Control in Coarse-grained Dynamically Reconfigurable Architectures." Journal of Low Power Electronics 5.1 (2009): 96-105.
BibTeX: Download