Synthesis of multi-dimensional high-speed FIFOs for out-of-order communication

Keinert J, Haubelt C, Teich J (2008)


Publication Status: Published

Publication Type: Conference contribution

Publication year: 2008

Pages Range: 130-143

Conference Proceedings Title: Proceedings of the International Conference on Architecture of Computing Systems (ARCS 2008)

Event location: Dresden DE

ISBN: 9783540781523

DOI: 10.1007/978-3-540-78153-0_11

Abstract

Due to increasing complexity of modern real-time image processing applications, classical hardware development at register transfer level becomes more and more the bottleneck of technological progress. Modeling those applications by help of multi-dimensional data flow and providing efficient means for their synthesis in hardware is one possibility to alleviate the situation. The key element of such descriptions is a multi-dimensional FIFO whose hardware synthesis shall be investigated in this paper. In particular, it considers the occurring out-of-order communication and proposes an architecture which is able to handle both address generation and flow control in an efficient manner. The resulting implementation allows reading and writing one pixel per clock cycle with an operation frequency of up to 300 MHz. This is even sufficient to process very huge images occurring in the domain of digital cinema in real-time. © 2008 Springer-Verlag Berlin Heidelberg.

Authors with CRIS profile

Related research project(s)

How to cite

APA:

Keinert, J., Haubelt, C., & Teich, J. (2008). Synthesis of multi-dimensional high-speed FIFOs for out-of-order communication. In Proceedings of the International Conference on Architecture of Computing Systems (ARCS 2008) (pp. 130-143). Dresden, DE.

MLA:

Keinert, Joachim, Christian Haubelt, and Jürgen Teich. "Synthesis of multi-dimensional high-speed FIFOs for out-of-order communication." Proceedings of the 21st International Conference on Architecture of Computing Systems, ARCS 2008, Dresden 2008. 130-143.

BibTeX: Download