Efficient Evaluation of Power/Area/Latency Design Trade-offs for Coarse-Grained Reconfigurable Processor Arrays

Kissler D, Hannig F, Teich J (2011)


Publication Type: Journal article

Publication year: 2011

Journal

Publisher: American Scientific Publishers

Book Volume: 7

Pages Range: 29-40

Journal Issue: 1

DOI: 10.1166/jolpe.2011.1114

Abstract

The presented evaluation framework allows extremely fast but still accurate power, area, and latency characterization of different design alternatives in a multidimensional design space of highly parameterized coarse-grained reconfigurable processor arrays. For the first time, we propose to use a relational database system, managing table-based, probabilistic macro-models, constructed with the help of a new non-uniform parameter sampling technique for the average power estimation of corresponding processor arrays on the architectural level. This leads to power estimation speeds in the milliseconds range within 10% estimation error compared to a state-of-the-art commercial gate-level post-layout power estimator. Furthermore, our approach fully accounts for such important power reduction techniques, like clock gating and operand isolation, which are commonly ignored otherwise. The feasibility and accuracy were tested in several case study implementations in a commercial 90 nm standard cell library. Experimental results show a superior scalability of the proposed technique: heterogeneous 100-core coarse-grained processor array with ≈0.5 *0 10 6 logic gates circuit complexity, implementing a signal processing algorithm, can be analyzed for power and area within less than a minute on a standard consumer PC. Since currently there exists no published architecture-level power/area estimation framework for coarse-grained, software-programmable architectures, our work tries to address this shortcoming. Copyright © 2011 American Scientific Publishers All rights reserved.

Authors with CRIS profile

Related research project(s)

How to cite

APA:

Kissler, D., Hannig, F., & Teich, J. (2011). Efficient Evaluation of Power/Area/Latency Design Trade-offs for Coarse-Grained Reconfigurable Processor Arrays. Journal of Low Power Electronics, 7(1), 29-40. https://dx.doi.org/10.1166/jolpe.2011.1114

MLA:

Kissler, Dmitrij, Frank Hannig, and Jürgen Teich. "Efficient Evaluation of Power/Area/Latency Design Trade-offs for Coarse-Grained Reconfigurable Processor Arrays." Journal of Low Power Electronics 7.1 (2011): 29-40.

BibTeX: Download